FISEVIER

Contents lists available at ScienceDirect

## INTEGRATION, the VLSI journal

journal homepage: www.elsevier.com/locate/vlsi



## A low-cost platform for the prototyping and characterization of digital circuit IPs



Muhammad E.S. Elrabaa <sup>a,\*</sup>, Amran Al-Aghbari <sup>a</sup>, Mohammad Al-Asli <sup>a</sup>, Aiman El-Maleh <sup>a</sup>, Abdelhafid Bouhraoua <sup>a</sup>, Mohammad Alshayeb <sup>b</sup>

- <sup>a</sup> Computer Engineering Department King Fahd University of Petroleum and Minerals, Dhahran 31261, Saudi Arabia
- <sup>b</sup> Information and Computer Science Department King Fahd University of Petroleum and Minerals, Saudi Arabia

## ARTICLE INFO

Article history: Received 14 November 2014 Received in revised form 20 August 2015 Accepted 21 January 2016 Available online 30 January 2016

Keywords: Circuit intellectual properties Test and characterization Test processors ASICs Systems-on-Chip (SOCs)

## ABSTRACT

A novel low-cost platform for prototyping and characterizing the performance of digital circuit intellectual properties (IPs) has been developed. Compromised of several HW/SW components, it allows developers of circuit IPs to verify the functionality of any number of IPs on the same prototype chip and characterize their speeds without the need for any expensive test equipment special/custom IP-wrappers, or high-speed test board design. A complete prototype of the proposed platform has been realized and successfully used to test a prototype IC fabricated in a 150 nm technology with frequencies up to 2.1 GHz. Design conditions/constraints for portability to any fabrication process have been developed and verified using measurements from the fabricated IC.

© 2016 Elsevier B.V. All rights reserved.